AD9142A PDF Datasheet
Please enter the part number you wish to PDF download in the search bar.
Description
This is Digital-to-Analog Converter. Data Sheet
Dual, 16-Bit, 1600 MSPS, TxDAC+ Digital-to-Analog Converter AD9142A
FEATURES
Supports input data rate up to 575 MH- Very small inherent latency variation: <2 DAC clock cycles Proprietary low spurious and distortion design
6-carrier GSM ACLR = 79 dBc at 200 MH- IF SFDR > 85 dBc (bandwidth = 300 MHz) at ZIF Flexible 16-bit LVDS interface Supports word and byte load Data interface DLL Sample error detection and parity Multiple chip synchronization Fixed latency and data generator latency compensation Selectable 2×, 4×, 8× interpolation filter Low power architecture fS, 4 power saving coarse mixer Input signal power detection Emergency stop for downstream analog circuitry
protection FIFO error detection On-chip numeric control oscillator allows carrier placement anywhere in the DAC Nyquist bandwidth Transmit enable function for extra power saving High performance, low noise PLL clock multiplier Digital gain and phase adjustment for sideband suppression Digital inverse sinc f.